发明名称 Semiconductor storage device with common data line structure
摘要 Each memory cell of the memory array has a latch circuit, such as a pair of cross-connected CMOS inverters, for storing information, a first switch MOSFET whose gate is connected with a word line, and a second switch MOSFET which is connected in series with the first switch MOSFET and the gate of which is connected with the output terminal of the latch circuit. The first and second switch MOSFETs are coupled between the data line and a terminal supplied with a first power source voltage level, such as reference ground potential. Such memory cells are disposed at intersections of a plurality of data lines and a plurality of word lines. One of the plurality of data lines is connected with a common data line through a column switch which is alternatively brought into an ON state. Prior to a reading operation, the data lines are precharged to the first power-source voltage level, or ground potential, and the common data line is precharged to a second power-source voltage level, such as the supply voltage of the memory.
申请公布号 US4984201(A) 申请公布日期 1991.01.08
申请号 US19900465983 申请日期 1990.01.16
申请人 HITACHI, LTD.;HITACHI VLSI ENGINEERING CORP. 发明人 SATO, YOICHI;MIZUKAMI, MASAO
分类号 G11C11/412;G11C11/41;G11C11/413;G11C11/419;H01L21/8244;H01L27/11 主分类号 G11C11/412
代理机构 代理人
主权项
地址