发明名称 Comparator with latch circuit
摘要 A comparator with a latch circuit includes a comparator circuit and a latch circuit. The comparator circuit includes first to third transistor pairs constituting differential pairs. The first transistor pair, which receives a clock in a conventional circuit, receives input data. The bases of the second and third transistor pairs receive a clock. The collector of one transistor of each of the second and third transistor pairs is connected to a power source through a load resistor. The latch circuit includes fourth to sixth transistor pairs constituting differential pairs. The fourth transistor pair receives at their bases the collector potentials, having the load resistances, of the second and third transistor pairs through emitter-follower circuits. The fifth and sixth transistor pairs receive clocks having opposite polarities at their bases. The collector of one transistor of each of the fifth and sixth transistor pairs is connected to the corresponding load resistor.
申请公布号 US4982119(A) 申请公布日期 1991.01.01
申请号 US19890320102 申请日期 1989.03.06
申请人 NEC CORPORATION 发明人 TATEISHI, MICHIKO
分类号 H03K3/286;H03K3/2885;H03K5/08 主分类号 H03K3/286
代理机构 代理人
主权项
地址