发明名称 DIGITAL CIRCUIT TESTING APPARATUS
摘要 Supplied with an output response signal from a circuit under test in each test channel, a level comparator (300) compares the signal with a reference level which defines a normal logical level, and the compared output is applied to two independent signal detectors (402, 403), wherein it is detected and held at the timing of two strobe pulses (STRB1, STRB2) which are provided thereto via two different signal lines (415, 416) at a desired time interval. These detected signals are applied to two logical comparators (401A, 401B), wherein they are compared with expected value signals, respectively. An expected value signal switching circuit may be provided by which the expected value signal in this test channel and the expected value signal in another test channel are selectively provided to one of the logical comparators. It is also possible to adopt an arrangement in which test results read out of a plurality of storage areas of a failure analysis memory are provided as mask data to a desired one of the logical comparators to thereby mask its logical comparison.
申请公布号 EP0318814(A3) 申请公布日期 1990.10.31
申请号 EP19880119504 申请日期 1988.11.23
申请人 ADVANTEST CORPORATION 发明人 SATO, KAZUHIKO;NISHIURA, JUNJI;TAKAHASHI, KEIICHI
分类号 G01R31/28;G01R19/165;G01R31/3193;(IPC1-7):G01R31/28;G06F11/26 主分类号 G01R31/28
代理机构 代理人
主权项
地址