发明名称 |
Method of fabricating semiconductor devices with sub-micron linewidths |
摘要 |
Methods for reducing linewidths of Field Effect Transistors (FETs) and making FETs with 0.5 to 0.15 mu m effective gate lengths are used separately or in a combined process sequence, that combines enhancement/depletion mode and microwave Metal-Semiconductors FETs (MESFETs) on the same GaAs chip. Photoresist linewidths are used to form dummy or substitutional gates using optical lithography with no deliberate overexposures. The dummy gate may be used as a mask for N+ implantation. The photoresist linewidth is then reduced in its lateral basewidth while preserving its height to basewidth aspect ratio in an isotropic oxygen plasma etch. A nonconformal dielectric film of silicon monoxide is deposited over the photoresist linewidth patterns. Dielectric reverse liftoff of the SiO pattern transfer dielectric provides a self-aligned stencil mask with respect to the N+/N- interfaces. The SiO stencil is also a dielectric spacer with respect to the N+/N- interfaces. The implantation profile's spatial variation with respect to the dielectric spacer dimension can be engineered to fabricate a lightly doped drain (LDD) MESFET. Finally, a Microwave Enhancement Depletion Integrated Circuit (MEDIC) process sequence mixes low threshold voltage digital MESFETs with higher threshold voltage microwave MESFETs.
|
申请公布号 |
US4963501(A) |
申请公布日期 |
1990.10.16 |
申请号 |
US19890412253 |
申请日期 |
1989.09.25 |
申请人 |
ROCKWELL INTERNATIONAL CORPORATION |
发明人 |
RYAN, FRANK J.;PENNEY, JAMES W.;GUPTA, ADITYA K. |
分类号 |
H01L21/285;H01L21/338;H01L21/8252;H01L29/423;H01L29/78;H01L29/812 |
主分类号 |
H01L21/285 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|