发明名称 High speed image processing computer with error correction and logging
摘要 Disclosed is an image processor having an image algorithm processor (66) operating under control of a writable control store (94), and a number of parallel image processors (72) operating under control of instruction words from a writable control store (100). An image memory controller (68) receives memory addresses from the image algorithm processor (66) for coordinating the reading and writing of an image memory (82) using pixel data processed by the parallel image processor set (72). The image memory controller (68) arbitrates memory address request cycles, memory refresh cycles and screen refresh cycles. The image memory (82) includes different planes (84, 86 and 88) associated with red, green and blue pixel data. Associated with each image memory plane is a video processor (106) for converting parallel image data to high speed serial image data. The pixel data output by the video processor (106) is further processed through look-up tables (108) to provide red, green and blue color signals for output to a video monitor (28). Overlay data is stored in an overlay memory plane (90), and is processed by an associated overlay data processor (80) and a video output overlay processor (116). An error correction circuit is operable to detect and correct faulty data transferred between the image memory planes and their respective data processors.
申请公布号 US4955024(A) 申请公布日期 1990.09.04
申请号 US19890301372 申请日期 1989.01.24
申请人 VISUAL INFORMATION TECHNOLOGIES, INC. 发明人 PFEIFFER, DAVID M.;STONER, DAVID T.;NORSWORTHY, JOHN P.;DIPERT, DWIGHT D.;THOMPSON, JAY A.;FONTAINE, JAMES A.;CORRY, MICHAEL K.
分类号 G06F5/01;G06F7/544;G06F7/57;G06T1/20 主分类号 G06F5/01
代理机构 代理人
主权项
地址
您可能感兴趣的专利