发明名称 ARITHMETIC ELEMENT CONTROLLER
摘要 An arithmetic element controller (17) which provides for memory address generation for three independent memories of a signal processor (10) and for direct memory access from external devices by way of an interface (11). The arithmetic element controller (17) comprises a first address generator (170) which includes a general purpose address generator circuit (171) and three separate address generator circuits (172, 174, 175) which generate memory addresses for data store, control store and micro store memories (13, 15, 18), respectively. A second address generator (176) comprises two address generator circuits which comprise memory address logic that generates memory addresses that permit direct memory addressing of the control store and data store memories by way of the interface. A memory access controller (178) is coupled to the two address generators (170, 176) to control access to the respective data store and control store memories (13, 15) by the respective address generators. The memory access controller (178) comprises arbitration logic (180, 184) which arbitrates between requests for data store memory access and control store memory access. The second address generator (176) comprises a cache memory (190) which stores sets of control parameters provided by the control store memory (15), which control parameters comprise segment, offset bias and word count data. An adder (198), which adds the offset and segment parameters to generate a data store memory address, and decrementing logic (196) utilizes the count parameter to determine the number of words to transfer to the data store memory. A second adder (194) combines the bias and offset parameters to provide a new offset which is stored in the cache memory (190).
申请公布号 AU4883890(A) 申请公布日期 1990.08.16
申请号 AU19900048838 申请日期 1990.01.25
申请人 HUGHES AIRCRAFT COMPANY 发明人 GREGORY D. BOLSTAD;STEVEN P. DAVIES
分类号 G06F9/22;G06F12/00;G06F12/02;G06F13/16;G06F17/10 主分类号 G06F9/22
代理机构 代理人
主权项
地址