发明名称 Process for elevated source/drain field effect structure
摘要 A process for the fabrication of elevated source/drain IGFET devices is disclosed. In accordance with one embodiment of the process, a silicon substrate is provided which is divided into active and field regions by a field oxide. A gate oxide is formed over the active region and a thin layer of polycrystalline silicon and a thick layer of silicon nitride are deposited on the gate oxide. The polycrystalline silicon and the silicon nitride are etched to form a stacked structure, with the spacers having substantially the same height as the stacked structure, in the pattern of the gate electrode. Sidewall spacers are formed on the edges of the stacked structure and the silicon nitride is removed. Polycrystalline silicon is then deposited onto the polycrystalline silicon and the exposed portions of the source and drain regions to complete the gate electrode and to form the source and drain electrodes. The selectively deposited polycrystalline silicon extends upwardly from the source and drain regions onto the field oxide. The sidewall spacers provide physical and electrical isolation between the gate electrode and the adjacent source and drain electrodes.
申请公布号 US4948745(A) 申请公布日期 1990.08.14
申请号 US19890353933 申请日期 1989.05.22
申请人 MOTOROLA, INC. 发明人 PFIESTER, JAMES R.;SIVAN, RICHARD D.
分类号 H01L21/336 主分类号 H01L21/336
代理机构 代理人
主权项
地址