发明名称 FAIL SAFE ARCHITECTURE FOR A COMPUTER SYSTEM
摘要 <p>The fail safe architecture for a computer system includes a read only memory (ROM) self-check module, a random access memory (RAM) self-check module and operation code instructions (op code) self-check module which are actuated periodically by a non-maskable interrupt (NMI) to a microprocessor. The microprocessor then suspends the current applications routine being executed. If the self-check module detects a failure, the microprocessor enters a fail safe trap routine which initially resynchronizes the operation of the microprocessor and then delays the generation of a critical timing pulse (fail safe trigger) with a series of "jump to yourself" steps. The fail safe trigger signal activates a device which sends a fail safe square wave to a narrow bandwidth, digital, band-pass filter. If the fail safe square wave signal is not supplied to the filter during a prescribed period of time, a set of transistor switches, interposed between the computer system power supply and the voltage regulator for the computer system, is not actuated and power is cut off to the computer system. Otherwise, if the fail safe signal is received within the prescribed window of time, switches are actuated to couple the power supply to the computer system.</p>
申请公布号 CA1272292(A) 申请公布日期 1990.07.31
申请号 CA19870533506 申请日期 1987.03.31
申请人 MIROWSKI, MIECZYSLAW 发明人 GUZIAK, ROBERT A.;PREM, EDWARD K.
分类号 G06F11/22;G06F11/00;G06F11/08;(IPC1-7):G06F11/00 主分类号 G06F11/22
代理机构 代理人
主权项
地址