发明名称 MICROCOMPUTER APPARATUS
摘要 <p>PURPOSE: To realize high speed arithmetic operation by using an on-chip program and data storage unit, single accumulator, and parallel multiplier. CONSTITUTION: Microcomputer 10 has a program storage unit 14, a data storage unit 15, and a CPU. The CPU is displaced near two internal buses, a 16-bit program bus P-BUS, and a 16-bit data bus D-BUS. A bus interchange module BIM permits loading of program counter PC from an accumulator Acc , that is, accessing the ROM 14 for the constant through the P-BUS, BIM, and D-BUS. The arithmetic performance is realized by the on-chip program and data storage units 14 and 15, the large single accumulator Acc , and a parallel multiplier M. Special operations and data transfer are defined and executed in the data storage unit 15.</p>
申请公布号 JPH02186487(A) 申请公布日期 1990.07.20
申请号 JP19890306365 申请日期 1989.11.24
申请人 TEXAS INSTR INC <TI> 发明人 EDOWAADO AARU KOODERU;SARENDAA EMU MAGAA
分类号 G06F7/52;G06F7/00;G06F7/508;G06F7/527;G06F7/53;G06F7/533;G06F7/76;G06F9/302;G06F9/315;G06F12/06;G06F13/00;G06F15/78;G06F17/10;G11C7/00 主分类号 G06F7/52
代理机构 代理人
主权项
地址