发明名称 DEISUPUREISOCHI
摘要 Pixel representations for each of a plurality of superimposed (or splitscreen) display portions are accumulated in a band buffer prior to being transferred to the display. The actual pixel representations are made available to the band buffer from an image memory, with addresses provided by a display list memory. This system minimizes the need for buffering and high speed storage to service the video, by addressing first the display list memory, then in turn using the content of the display list memory to address the image storage, and then in turn using the content of the image storage as the actual pixel representations for accumulation in the band buffer. Two band buffers operate alternatively. The current band buffer is feeding a band of pixel representations to the video shift register while the next band buffer is accumulating the pixel representations of the subsequent video display band. The band buffer accumulates actual pixel representations equivalent to the related band of the display. The pixel representations sent to the band buffer from image memory are gated by controls which ensure that the proper pixel prevails in the case of a composite display made up of a primary display with a secondary display which might have higher priority, as, for example, a text announcement superimposed over a normal entertainment program image.
申请公布号 JPH0230512(B2) 申请公布日期 1990.07.06
申请号 JP19840077664 申请日期 1984.04.19
申请人 INTAANASHONARU BIJINESU MASHIINZU CORP 发明人 DEEBITSUDO FUREDERITSUKU BANTSU;DEEBII RII MARABII;BOORU NOOMAN SHORUTSU
分类号 G09G5/40;G06T3/00;G09G5/00;G09G5/14;G09G5/42 主分类号 G09G5/40
代理机构 代理人
主权项
地址