发明名称 Fault tolerant digital data processor with improved bus protocol
摘要 A fault-tolerant digital data processor includes a peripheral device controller for communicating with one or more peripheral devices over a peripheral device bus having first and second input/output buses, each carrying data, address, control, and timing information. Each peripheral device includes a device interface for transferring information signals between the associated peripheral device and the peripheral bus. The peripheral device controller includes a strobe element connected with the first and second input/output buses for transmitting thereon duplicative, synchronous and simultaneous strobe signals. These strobe signals define successive timing intervals for information transfers along the peripheral bus. Information transfers are normally effected by the transmission of duplicate information signals synchronously and simultaneously on the first and second input/output buses. A transfer cycle element includes a scanner cycle element to determine an operational state of at least one of the peripheral devices connected to the peripheral bus; a command cycle element for executing a command cycle for controlling operation of an attached peripheral device; a read cycle element for effecting the transfer of data signals from the peripheral device to the input/output controller; and a write cycle element for transferring data signals from the input/output controller an attached peripheral device.
申请公布号 US4939643(A) 申请公布日期 1990.07.03
申请号 US19870079223 申请日期 1987.07.29
申请人 STRATUS COMPUTER, INC. 发明人 LONG, WILLIAM L.;WAMBACH, ROBERT F.;BATY, KURT F.;LAMB, JOSEPH M.
分类号 G06F13/00;G06F1/04;G06F3/00;G06F11/00;G06F11/07;G06F11/10;G06F11/14;G06F11/16;G06F11/18;G06F11/20;G06F11/22;G06F13/36;G06F13/42 主分类号 G06F13/00
代理机构 代理人
主权项
地址