发明名称
摘要 PURPOSE:To make large scale integration easy without the use of resistive and capacitive elements, by constituting all of polarity inverting circuits of a telephone line with logical elements. CONSTITUTION:The 1st and 2nd line control signals LC1 and LC2 are respectively inputted to FF1 and FF4, the output of the FF1 is applied to an AND gate 7 via FFs 2 and 3 and the output of the FF4 is applied to an AND gate 9 via FFs 5 and 6. Further, the output of the FFs 1, 4 is applied to gates 9 and 7 respectively and inverted at inverters 8, 10 and applied to the gates 7 and 9. The output of the gates 7, 9 is applied to an OR gate 11, where logical sum is taken. The output of the gate 11 is applied to an OR gate 14 via an FF12 and to the gate 14 via an inverter 13 and the inversion is detected once at the gate 14, the inverter 13 and the FF12. All the polarity inversion circuits are constituted with logical elements, allowing to make large scale circuit integration easy without the use of resistive and capacitive elements.
申请公布号 JPH0223064(B2) 申请公布日期 1990.05.22
申请号 JP19810140761 申请日期 1981.09.07
申请人 TOKYO SHIBAURA ELECTRIC CO 发明人 HIRAI SEIICHI;NAKAYAMA YASUNOBU
分类号 H04M11/00;H04M1/00;H04M1/82;H04M15/00;H04M15/28;H04M15/30 主分类号 H04M11/00
代理机构 代理人
主权项
地址