发明名称 Semiconductor memory device.
摘要 <p>A semiconductor memory device comprises a first bit line (BL1), a second bit line (BL1) paired with the first bit line (BL1), a third bit line (BL2) branch-connected with the first bit line (BL1), a fourth bit line (BL2) paired with the third bit line (BL2) and branch-connected with the second bit line (BL1), a memory cell array (MC1 to MC8) connected to the bit lines (BL1, BL1, BL2, BL2), a first reference cell (RC, DC1, DC2), and a second reference cell (RC, DC3, DC4). The first reference cell (RC, DC1, DC2) is connected to the first bit line (BL1) and the third bit line (BL2), constituted by a cell which is formed of substantially the same area, capacity and structure as the memory cell array (MC1 to MC8), and providing a reference potential at the time of reading out data from memory cells in the memory cell array. And the second reference cell (RC, DC3, DC4) is connected to the second bit line (BL1) and the fourth bit line (BL2), constituted by a cell which is formed of substantially the same area, capacity and structure as the memory cell array (MC1 to MC8), and providing a reference potential at the time of reading out data from the memory cells in the memory cell array. The memory cell array is a non-volatile type constituted by ferroelectric cells.</p>
申请公布号 EP0365002(A2) 申请公布日期 1990.04.25
申请号 EP19890119414 申请日期 1989.10.19
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TODA, HARUKI C/O INTELLECTUAL PROPERTY DIVISION
分类号 G11C14/00;G11C7/14;G11C11/22;G11C11/401;H01L27/115 主分类号 G11C14/00
代理机构 代理人
主权项
地址