发明名称 Program loading architecture.
摘要 <p>A multiprocessor subsystem, wherein each processor is separately microcoded so that the processors can run concurrently and asynchronously. To conserve lines and provide flexibility in specifying the subsystem configuration, a serial loop interface preferably provides the data access from the higher-level processor to all of the control stores. To maximize the net bandwidth of this loop, each separate control store preferably interfaces to this serial line using a bank of serial/parallel registers which can load the instructions into the control store, or clock the instruction stream incrementally, or simply clock the instruction stream along as fast as possible. Thus, the bandwidth of this line is used efficiently, and only a minimal number of instructions is required to access control storage for a given processor. One of the processors is a numeric processing module, which is connected to a cache memory by a very wide cache bus. This processor can receive programs either over the serial loop or over the cache bus. The use of the wide cache bus for parallel microinstruction transfer permits fast microcode overlaying. This system even makes dynamic paging of microcode practical in some applications.</p>
申请公布号 EP0334625(A2) 申请公布日期 1989.09.27
申请号 EP19890302827 申请日期 1989.03.22
申请人 DU PONT PIXEL SYSTEMS LIMITED 发明人 BALDWIN, DAVID ROBERT;WILSON, MALCOLM ERIC;TREVITT, NEIL FRANCIS
分类号 G06F9/28;G06F9/22;G06F9/24;G06F15/167 主分类号 G06F9/28
代理机构 代理人
主权项
地址