发明名称 Microcoded computer system.
摘要 <p>A multiprocessor system, which includes a numeric processing module connected to a cache memory by a very wide cache bus. The numeric processing module interfaces to the cache bus in a way that permits microinstructions to be transferred in parallel over the cache bus. This permits the large bandwidth of the cache bus to be exploited for microcode overlays. This system even makes dynamic paging of microcode practical in some applications. This microcoded architecture also provides improved multiway branching. The relative addressing capability of a sequencer is exploited, to remove address boundary constraints on multiway branching. An additional input permits the increment between the destination addresses to be varied. A numeric processing subsystem which has a dedicated data-transfer processor running concurrently with the other processors. When accessing data generated externally (or at the interface controllers) which has less than the internal data width (32 bits), the top bit of the data is preferably replicated in hardware to fill the field. This provides correct sign and zero extension. This capability permits the 32-bit programming environment to dispense with word-instructions or byte-instructions.</p>
申请公布号 EP0334624(A2) 申请公布日期 1989.09.27
申请号 EP19890302826 申请日期 1989.03.22
申请人 DU PONT PIXEL SYSTEMS LIMITED 发明人 BALDWIN, DAVID ROBERT;TREVITT, NEIL FRANCIS;WILSON, MALCOLM ERIC
分类号 G06F9/22;G06F9/24;G06F9/26;G06F9/30;G06F9/355;G06F9/38 主分类号 G06F9/22
代理机构 代理人
主权项
地址