摘要 |
In order to access the accuracy of the positioning of a flip-chip solder bond between a substrate (4) and an integrated circuit (2) and/or micro-optic device, rows of alignment marks are formed together with the arrays of metallised solderable pads (6, 8) on the cooperating surfaces of the substrate and chip so that when the bond is formed, the row of alignment marks cooperate to form a vernier scale to determine the accuracy of the bond. The marks may be formed as metallised regions having solder bumps (10) formed thereon for visibility by means of X-rays. |