发明名称 Bit line charge sensing apparatus having CMOS threshold voltage compensation
摘要 An apparatus for sensing an electric charge appearing on at least one bit line of a memory cell comprises a pair of P-channel MOS (Metal Oxide Semiconductor) transistors whose sources are commonly connected, a pair of N-channel MOS (Metal Oxide Semiconductor) transistors whose sources are commonly connected, both pairs of the PMOS and NMOS transistors carrying out latch operations according to control signals supplied to their sources to sense the electric charge appearing on either a first or second bit line. In at least one of the pairs of PMOS and NMOS transistors, the gate of each MOS transistor is connected to either the first or second bit line via a capacitor, a first switching element is disposed between the drain of each MOS transistor and gate thereof, and a second switching element is disposed between the drain of each MOS transistor and a junction to either the first or second bit line. When control voltages applied to both sources of the PMOS transistors and NMOS transistors are changed and the switching elements are switched over during a precharge interval and sensing operation interval, the capacitors store voltages according to the respective threshold voltages of the PMOS and NMOS transistors so that divergence in the threshold voltages can be compensated for.
申请公布号 US4858195(A) 申请公布日期 1989.08.15
申请号 US19870031569 申请日期 1987.03.30
申请人 SONY CORPORATION 发明人 SONEDA, MITSUO
分类号 G11C11/419;G11C7/06;H03K3/011;H03K3/356 主分类号 G11C11/419
代理机构 代理人
主权项
地址