发明名称 Data processor with wait control allowing high speed access
摘要 A slave processor adapted to execute a read/write operation in response to a read/write request signal from a master processor, comprises a first circuit for performing a write operation during a predetermined period of time from the moment a first write request signal is made inactive from an active condition. An second circuit is provided for generating, when another access request signal such as a second write request signal or a read request signal is made active during the above predetermined period of time, an active wait signal requiring the master processor to maintain the second access request signal in an active condition. The second circuit also operates to delay an operation indicated by the second access request signal.
申请公布号 US4853847(A) 申请公布日期 1989.08.01
申请号 US19870041516 申请日期 1987.04.23
申请人 NEC CORPORATION 发明人 OHUCHI, MITSUROU
分类号 G06F15/16;G06F9/38;G06F9/52;G06F12/00;G06F13/42;G06F15/17;G06F15/177 主分类号 G06F15/16
代理机构 代理人
主权项
地址