发明名称 High density, high performance register file having improved clocking means
摘要 The improved register file includes an array of storage cells arranged in columns and rows, each column having a pair of bit lines for writing into the cell. Each storage cell includes a flip-flop cell having a first storage node connected to a respective read line which is unique for that cell. A read address latch has an enabling input connected to the master clock signal which is the same master clock signal for the LSSD logic on the integrated circuit chip. The read address latch applies its decoded output to a multiplexer which selects those read lines coming from one of the rows of storage cells in the array, and applies those selected read lines to an output storage cell array. The output storage cell array is enabled by a slave clock signal which is the same slave clock signal employed in the LSSD logic on the same integrated circuit chip. The output storage cell array stores the data from the selected read lines out of the multiplexer. The multiplexer propagates the data signals output from the read lines and performs the selection during the delay period between the master clock signal and the slave clock signal. Thus, the circuit makes use of the dead time between the master clock signal and the slave clock signal which was heretofore wasted, in performing the selection of the read lines for latching in the output storage cell array. The feature of connecting separate read lines to each respective storage cell in the array allows the independent accessing of different register rows in the register file for reading and writing, during the same logic cycle defined by the interval for the occurrence of both the master and the slave clock pulses.
申请公布号 US4852061(A) 申请公布日期 1989.07.25
申请号 US19890313300 申请日期 1989.02.21
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BARON, HENRY C.;LEBLANC, JOHNNY J.;STOREY, THOMAS M.;YODER, JOSEPH W.
分类号 G11C7/10 主分类号 G11C7/10
代理机构 代理人
主权项
地址