发明名称 Control processor for controlling a peripheral unit
摘要 A peripheral control processor for controlling data communication between a host processor and a peripheral unit in response to command signals applied to the host processor. The peripheral control processor has an idle time or a standby condition when data communication is not required. When the peripheral control processor is idle or in a standby condition, a control circuit, within the processor inhibits a control clock signal which activates transistor elements of an internal circuit in the processor. Therefore, unnecessary power comsumption is reduced during idle time or a standby condition. Further, the control circuit can produce the inhibition signal by using the command signals used for data communication. Therefore, no new signals or terminals are required for applying input signals to the control circuit.
申请公布号 US4841440(A) 申请公布日期 1989.06.20
申请号 US19840604274 申请日期 1984.04.26
申请人 NEC CORPORATION 发明人 YONEZU, KAZUYA;MATSUMOTO, KEIJI
分类号 G06F13/10;G06F1/04;G06F1/32 主分类号 G06F13/10
代理机构 代理人
主权项
地址