发明名称 VARIABLE ACCESS FRAME BUFFER MEMORY
摘要 <p>31 A frame buffer memory comprises a set of memory chips arranged in an array of n rows (planes) and m columns. All memory chips are identically addressed, a set of m, n-bit pixels being stored at each memory address with one bit of each pixel being stored in each array plane. Each memory chip of each column is row address strobed by a common row address strobe line while each memory chip of each plane is column address strobed by a common column address strobe line. By appropriately strobing selected row and column address lines, data may be written to the memory array on a pixel-by-pixel or plane-by-plane basis with such data being written to individual pixels or planes or to blocks of pixels or planes. Combinational logic within the frame buffer memory permits pixel data to be rapidly modified according to preselected rules during a memory write operation prior to being written into memory.</p>
申请公布号 CA1253976(A) 申请公布日期 1989.05.09
申请号 CA19860504375 申请日期 1986.03.18
申请人 TEKTRONIX, INC. 发明人 KNIERIM, DAVID L.
分类号 G09G5/39;G06F3/153;G06F12/00;G06F12/06;G06T1/60;G06T3/00;G09G5/00;G09G5/393;G09G5/395;(IPC1-7):G09G1/16 主分类号 G09G5/39
代理机构 代理人
主权项
地址