发明名称 Low-power, low-jitter, fractional-N all-digital phase-locked loop (PLL)
摘要 A method for synthesizing frequencies with a low-jitter an all-digital fractional-N phase-locked loop (PLL) electronic circuit adapted to synthesize frequencies with low-jitter, wherein the electronic circuit comprises a digital phase-frequency detector (DPFD) operatively connected to a digital loop filter (DLF), wherein the DPFD adapted to receive a reference signal and a feedback signal; compare a phase and frequency of the reference and feedback signals to determine a phase and frequency error between the reference and feedback signals; and provide a DPFD output comprising a multi-bit output; wherein the DLF is adapted to receive and filter the DPFD output and provide a DLF output, and wherein the DLF output is updated at each reference period.
申请公布号 US7365607(B2) 申请公布日期 2008.04.29
申请号 US20060463630 申请日期 2006.08.10
申请人 NEWPORT MEDIA, INC. 发明人 FAHIM AMR
分类号 H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利