发明名称 A FAULT ALIGNMENT EXCLUSION METHOD TO PREVENT REALIGNMENT OF PREVIOUSLY PAIRED MEMORY DEFECTS
摘要 A method is disclosed for insuring that two semiconductor chips which have a 1-bit defect at the same chip address are not paired at any memory address by a fault alignment exclusion mechanism (FAEM) which functions to position chips having defects at different memory addresses. The FAEM employs an error map to determine which chips must be realigned in their respective columns and an address permute vector functions to effectively change the physical address of the chip in the column to a logical address. The two permute vectors for the two columns contributing to any uncorrectable error are "exclusive-ORed" and the result stored in a second map along with an identification of the chip columns. Any time in the future that a new permute vector is proposed for assignment to any column of chips, the changed permute vector is exclusive-ORed with the permute vectors currently assigned to all other columns of the memory to see if any such combination produces a result forbidden by the forbidden result table. If no such forbidden result is found, the proposed permute vector can be assigned with the assurance that no pair of chips previously found to produce aligned faults will align now in any row of the memory. If any forbidden result is found, the proposed permute vector is discarded and a new one proposed.
申请公布号 DE3379123(D1) 申请公布日期 1989.03.09
申请号 DE19833379123 申请日期 1983.05.27
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 RYAN, PHILIP M.
分类号 G06F12/16;G11C29/00;(IPC1-7):G06F11/00 主分类号 G06F12/16
代理机构 代理人
主权项
地址