发明名称 Interlace inversion corrector for a picture-in-picture video signal generator
摘要 A picture-in-picture video signal generator includes a source of an auxiliary video signal, and a producer of successive samples representing the auxiliary video signal. A self-sequencing memory includes a data input terminal coupled to the producer of auxiliary video samples; a write address input terminal, for receiving an initial write address; a data output terminal and a read address input terminal for receiving an initial read address. Write control circuitry is coupled to the write address terminal of the self-sequencing memory, and generates initial write addresses in synchronism with horizontal line intervals of the auxiliary video signal. A source of a main video signal is also provided. An interlace inversion detector is coupled to the main and auxiliary video signal sources and produces an inversion detect signal indicating that an interlace inversion condition has been detected. Read control circuitry is coupled to the read address terminal of the self-sequencing memory, and generates initial read addresses in synchronism with horizontal line intervals of the main video signal and generates a modified sequence of initial read addresses in response to the inversion detect signal. The main video signal is combined with samples from the self-sequencing memory to form a video signal representing a picture-in-picture image.
申请公布号 US4811103(A) 申请公布日期 1989.03.07
申请号 US19870032124 申请日期 1987.03.30
申请人 RCA LICENSING CORPORATION 发明人 CASEY, ROBERT F.
分类号 H04N5/265;H04N5/45;(IPC1-7):H04N5/262;H04N5/272 主分类号 H04N5/265
代理机构 代理人
主权项
地址