发明名称 Multinode reconfigurable pipeline computer
摘要 A multinode parallel-processing computer is made up of a plurality of innerconnected, large capacity nodes each including a reconfigurable pipeline of functional units such as Integer Arithmetic Logic Processors, Floating Point Arithmetic Processors, Special Purpose Processors, etc. The reconfigurable pipeline of each node is connected to a multiplane memory by a Memory-ALU switch NETwork (MASNET). The reconfigurable pipeline includes three (3) basic substructures formed from functional units which have been found to be sufficient to perform the bulk of all calculations. The MASNET controls the flow of signals from the memory planes to the reconfigurable pipeline and vice versa. the nodes are connectable together by an internode data router (hyperspace router) so as to form a hypercube configuration. The capability of the nodes to conditionally configure the pipeline at each tick of the clock, without requiring a pipeline flush, permits many powerful algorithms to be implemented directly.
申请公布号 US4811214(A) 申请公布日期 1989.03.07
申请号 US19860931549 申请日期 1986.11.14
申请人 PRINCETON UNIVERSITY 发明人 NOSENCHUCK, DANIEL M.;LITTMAN, MICHAEL G.
分类号 G06F15/16;G06F7/57;G06F9/38;G06F15/177;G06F15/80;(IPC1-7):G06F9/00 主分类号 G06F15/16
代理机构 代理人
主权项
地址