发明名称 METHOD FOR MAKING STUDS FOR INTERCONNECTING METALLIZATION LAYERS AT DIFFERENT LEVELS IN SEMICONDUCTOR CHIP
摘要 <p>Disclosed herein is a method enabling the use of four or more levels of metal over silicon chips whereby increased wiring density, reduced wiring capacitances and improved interconnection reliability are achieved. Stud vertical wiring and special etching procedures to accommodate differences in stud elevation and in stud size, are features which provide substantial planarity in the successive levels. More particularly, the present method includes steps for: the "lift-off" deposition of metal studs on metal wires resulting from the patterning of the layer of the first level of metallization, deposition of a first insulating layer of a material such as silicon dioxide, planarization of said first layer using a standard etch back technique with a planarization medium, until the most elevated stud is exposed, then deposition of a second insulating layer of a material such as silicon nitride over the structure and the etching of the insulator with the same mask pattern that was used to delineate the studs, in order to expose all of the remaining studs.</p>
申请公布号 EP0182977(B1) 申请公布日期 1989.03.01
申请号 EP19850110392 申请日期 1985.08.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BARTUSH, THOMAS ADAM
分类号 H01L21/3205;H01L21/3105;H01L21/768;H01L23/522;(IPC1-7):H01L21/90 主分类号 H01L21/3205
代理机构 代理人
主权项
地址