发明名称 Mosfet integrated delay line for digital signals
摘要 For continuously adjusting the time delay of this delay line the latter is designed to consist of stages (l, n) which are of the same kind, and contains per stage a conventional CMOS inverter to which, on the P-channel transistor side, a P-channel constant-current transistor and, on the N-channel transistor side, an N-channel constant-current transistor is connected in series. The N-channel constant-current transistors form part of an N-channel multiple current mirror, and likewise, the P-channel constant-current transistors form part of a P-channel multiple current mirror. Among each other all transistors of the two current mirrors are capable of conducting currents which are equal in terms of magnitude and equal in relation to an adjustable reference current.
申请公布号 US4806804(A) 申请公布日期 1989.02.21
申请号 US19870023211 申请日期 1987.03.09
申请人 DEUTSCHE ITT INDUSTRIES GMBH 发明人 O'LEARY, PAUL
分类号 H03K5/00;H03K5/13;H03K19/003;H03K19/0948;(IPC1-7):H03K17/28;H03K19/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址