发明名称 HYBRID TIME MULTIPLEX SWITCHING SYSTEM WITH OPTIMIZED BUFFER MEMORY
摘要 A switching system for switching synchronous and/or synchronous data blocks between incoming and outgoing multiplexes. The asynchronous blocks are sporadically carried in the multiplexes. The cost of the system is reduced owing to the use of a single buffer memory whose cells memorize indifferently synchronous and asynchronous blocks. The number of cells is lower than the product of the number of incoming or outgoing multiplexes and the number of blocks per frame in the multiplexes. A buffer memory managing and write addressing circuit derives and memorizes the occupied or free condition of each of the buffer memory cells thereby permanently selecting the address of one of free buffer cells in which a data block is to be written. The occupied condition of a cell is signalled responsive to the write of an incoming data block into this cell, and the free condition of the cell is signalled responsive to the last read of the written block. A written block may be read several times when it should be transmitted onto several addressee outgoing multiplexes.
申请公布号 AU1979388(A) 申请公布日期 1989.01.27
申请号 AU19880019793 申请日期 1988.07.25
申请人 ALCATEL CIT 发明人 NAME NOT GIVEN
分类号 H04L12/64;H04L12/56 主分类号 H04L12/64
代理机构 代理人
主权项
地址