发明名称 Parallel adder having removed dependencies.
摘要 <p>A methodology to perform binary addition. An operand A and an operand B are presented as input and an operation is performed that respects the laws of the binary addition.The operation is performed with the use of pseudo generate signals, pseudo transmit signals, pseudo half sum signals, pseudo transmit half sum signals, a new-carry and SUM equations. The SUM equation is described for ripple or parallel configurations. All quantities can be used on single bit boundaries, or extensively for any chosen grouping of bits to accommodate chosen technology or grouping so as to facilitate the design and to increase the performance of hardware-implemented adders under the constraints of a varied technology book set. The invention also describes the implementation of a 32-bit adder that requires no more than three logic stages of delay, using a technology that allows up to 3 X 8 AND-OR books. Its design is achieved with the use of a SUM equation described by the general scheme of the addition and auxiliary functions that reduce the book size needed for the implementation of the sum.</p>
申请公布号 EP0296344(A2) 申请公布日期 1988.12.28
申请号 EP19880107310 申请日期 1988.05.06
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 VASSILIADIS, STAMATIS
分类号 G06F7/50;G06F7/508 主分类号 G06F7/50
代理机构 代理人
主权项
地址