发明名称 METHOD AND APPARATUS FOR MANAGING MULTIPLE LOCK INDICATORS IN A MULTIPROCESSOR COMPUTER SYSTEM
摘要 <p>A computer system having multiple processors interconnected by a pended bus (25) provides exclusive read-modify-write operations employing multiple lock bits. A processor generates an interlock read command which is transmitted as a transfer over the pended bus to a memory or I/O node. Acknowledge confirmations are transmitted by the memory back to the processor two bus cycles after each bus cycle of the processor transfer. The processor transfer, including an interlock read command, is stored in an input queue (306) in memory and processes in turn by the memory. A first interlock read command to a specified memory location causes a lock bit to be set for that location and a first type of response message including the contents of the specified location to be generated by the memory and stored in an output queue (318). The memory obtains access to the pended bus through an arbitration process and transmits a response message including the contents of the memory location specified in the interlock read command at an unspecified time after initiation of the interlock read command. A subsequent interlock read command from the processor to the same memory location will result in a denial of access (314) to the specified location and in the generation of a second type of response message by the memory which indicates that the specified location is locked.</p>
申请公布号 WO1988008569(A1) 申请公布日期 1988.11.03
申请号 US1988001297 申请日期 1988.04.27
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址