发明名称 SELF-SYNCHRONIZING SCRAMBLER
摘要 <p>A self-synchronizing scrambler for high bit rates has a number of scrambler stages supplied in parallel with bits of a signal to be scrambled, each scrambler stage having a seriesconnected pair of modulo-2 adders, and at least one shift register. A selected number of scrambler stages in the scrambler may include an additional shift register depending upon the number p of parallel bits in the signal to be scrambled, and the total number n of shift registers in the scrambler. The number of scrambler stages having two shift registers is n-p and the number of following scrambler stages having one shift register is 2 p-n. For suppressing short periods, a further modulo-2 adder can be connected between the original two modulo-2 adders, the additional modulo-2 adder inverting at least one bit of the signal for the short periods.</p>
申请公布号 CA1243737(A) 申请公布日期 1988.10.25
申请号 CA19850482904 申请日期 1985.05.31
申请人 SIEMENS AKTIENGESELLSCHAFT 发明人 POSPISCHIL, REGINHARD
分类号 H03M5/00;H04L7/00;H04L9/06;H04L9/12;H04L9/14;H04L9/22;H04L25/03;H04L25/48;H04L25/49;(IPC1-7):H04K1/00 主分类号 H03M5/00
代理机构 代理人
主权项
地址