发明名称 DATA AND CLOCK RECOVERY SYSTEM FOR DATA COMMUNICATION CONTROLLER
摘要 <p>A data and clock recovery system is provided in the signal handling receiver (SHRx) stage of an integrated MOS circuit data communication controller to provide accurate sampling of an incoming data packet for recovery of the data and data clock, regardless of differences in the electrical and environmentally affected characteristics of the circuit elements comprising the integrated MOS/VLSI semiconductor chip. The system comprises a delay means including a plurality of delay stages to generate a transition pulse for every transition in the data packet, a similar delay means to apply a predetermined amount of unit delay to all of the transition pulses, both data transition pulses and between bit transition pulses, means to develop a mask from the delayed transition pulses representative of the time occurrence of any between bit transitions, means to apply the mask to the incoming data packet whereby the extraneous between bit transition pulses are removed therefrom, and means coupled to the delay means to calibrate the delay means by ensuring that each of its delay stages continuously impose a predetermined unit delay per stage.</p>
申请公布号 EP0104761(B1) 申请公布日期 1988.10.05
申请号 EP19830304859 申请日期 1983.08.23
申请人 XEROX CORPORATION 发明人 BORRIELLO, GAETANO;LYON, RICHARD F.;BELL, ALAN G.
分类号 H04L7/00;H03L7/099;H04L7/033;H04L25/49;(IPC1-7):H04L25/49 主分类号 H04L7/00
代理机构 代理人
主权项
地址