发明名称 Read in process memory apparatus
摘要 A cache memory subsystem couples to main memory through interface circuits via a system bus in common with a plurality of central processing subsystems which have similar interface circuits. The cache memory subsystem includes multilevel directory memory and buffer memory pipeline stages shareable by at least a pair of processing units. A read in process (RIP) memory associated with the buffer memory stage is set to a predetermined state in response to each read request which produces a miss condition to identify the buffer memory location of a specific level in the buffer memory which has been preallocated. The contents of the buffer memory stage are maintained coherent with main memory by updating its contents in response to write requests applied to the system bus by other subsystems. Upon detecting the receipt of data prior to the receipt of the requested data which would make the buffer memory contents incoherent, the cache switches the state of control means associated with the RIP memory. Upon receipt of the requested data, the directory memory is accessed, the RIP memory is reset and the latest data is forwarded to the requesting processing unit as a function of the state of the control means.
申请公布号 US4768148(A) 申请公布日期 1988.08.30
申请号 US19860879856 申请日期 1986.06.27
申请人 HONEYWELL BULL INC. 发明人 KEELEY, JAMES W.;BARLOW, GEORGE J.
分类号 G06F12/08;(IPC1-7):G06F13/00;G11C7/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址