发明名称 Programmable logic device
摘要 An improved programmable logic device (PLD) is disclosed which employs electrically erasable memory cells which can be programmed and erased at high speed. The PLD memory cells comprise floating gate transistors as the storage elements, which are programmed and erased by Fowler-Nordheim tunneling. The PLD includes a serial register latch (SRL) which is coupled to the product terms of the PLD array. Input programming data for a selected row of the array is serially entered into the SRL, and during a programming cycle the SRL data is employed to simultaneously program the storage elements of the selected row to either the enhancement mode or the depletion mode. The data programmed into the array may be verified at high speed. The status of each of the cells in the selected row can be sensed using the normal sense amplifiers and loaded into the SRL in parallel, and thereafter serially shifted out of the PLD for external verification. The PLD output logic and sense amplifiers can be functionally validated independent of the data in the array. Test data such as apparent array patterns are serially loaded into the SRL, and thereafter forced onto the normal sense amplifier inputs, propagated through the output logic and read out of the device output pin.
申请公布号 US4761768(A) 申请公布日期 1988.08.02
申请号 US19850707662 申请日期 1985.03.04
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 TURNER, JOHN E.;RUTLEDGE, DAVID L.
分类号 G11C17/00;G01R31/3185;G11C16/02;G11C16/04;H01L21/82;H01L21/8246;H01L21/8247;H01L27/10;H01L27/112;H01L29/788;H01L29/792;H03K19/173;H03K19/177;(IPC1-7):H03K19/177;G06F11/26 主分类号 G11C17/00
代理机构 代理人
主权项
地址