发明名称 Self-aligned metal process for integrated circuit metallization
摘要 A method of forming on a substrate a pattern of structures having a thickness on the order of one micron or less. A first insulating layer is formed on a major surface of a substrate, for example, a silicon body. A polycrystalline silicon layer is formed thereover and openings are formed therein by reactive ion etching to provide substantially horizontal surfaces and substantially vertical sidewalls. The vertical sidewalls of the openings are formed at the desired locations of the narrow dimensioned structures. A second, conformal insulating layer is then formed followed by a reactive ion etching step which substantially removes the horizontal portions of the second insulating layer. The remaining polycrystalline silicon layer is removed to leave a pattern of self-supporting narrow dimensioned dielectric regions on the major surface of the substrate. The narrow dimensioned dielectric regions can be used as a mask to form narrow structures in the substrate. Alternatively, a self-aligned pattern of metallization can be formed using the narrow dimensioned dielectric regions to provide sub-micron metal-to-metal spacing.
申请公布号 US4758528(A) 申请公布日期 1988.07.19
申请号 US19860856061 申请日期 1986.04.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GOTH, GEORGE R.;MAGDO, INGRID E.;MALAVIYA, SHASHI D.
分类号 H01L21/033;H01L21/28;H01L21/60;H01L21/768;H01L29/41;(IPC1-7):H01L29/72 主分类号 H01L21/033
代理机构 代理人
主权项
地址