发明名称 Semiconductor memory device.
摘要 <p>In a semiconductor memory device with normal word lines and spare word lines, a partial decoder (PD1 - PD4) receives and decodes a predetermined two of the bit signals of the original logic levels of an address signal, and two of the bit signals of the complementary logic levels, which correspond to the predetermined two bit signals, and outputs different signal combinations of the predetermined two bit signals and the two corresponding bit signals. A spare word line selecting circuit (SC1 - SC4) receives the different signals and selects one of the different signals in order to select a spare word line which corresponds to a normal word line of which a defective cell is connected. The partial decoder may be used for both the normal word line selection and the selection of spare word lines. With a device constructed in such a manner, bit signals of an address signal are not directly input to the spare word line selecting circuit, but rather signals of different bit signal combinations are input to it. The spare word line selecting circuit merely selects signals of different combinations, and does not need the partial decoding of the address signal. Therefore, the chip area required for wiring may be remarkably reduced when compared with the conventional memory device.</p>
申请公布号 EP0274378(A2) 申请公布日期 1988.07.13
申请号 EP19880100055 申请日期 1988.01.05
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TSUJIMOTO, JUN-ICHI C/O PATENT DIVISION;MATSUI, MASATAKA C/O PATENT DIVISION;IWAI, HIROSHI C/O PATENT DIVISION;OHTANI, TAKAYUKI C/O PATENT DIVISION
分类号 G11C11/401;G11C11/408;G11C29/00;G11C29/04 主分类号 G11C11/401
代理机构 代理人
主权项
地址