发明名称 Equalizer for digital transmission systems
摘要 A post-equalizer and pre-equalizer circuit for use in communicating between nodes in a Pulse Amplitude Modulated (PAM) digital or analog communication system is described. The post-equalizer circuit comprises a first variable zero circuit, a second variable zero circuit, and a gain shaper circuit wherein the gain and frequency location of the zeros in the zero circuits combined with the gain of the gain shaping circuit are simultaneously controlled by a control circuit which generates a control voltage which is a monotonically increasing function of cable loss. In the case of a PAM digital communication system, the control voltage generates a signal equal to the difference between the equalized signal and the original transmitted signal which is used to vary the resistance of voltage variable resistors in the form of FET's in each of the zero circuits and gain shaper circuits. In the case of an analog system, the control voltage is derived from the sealing current that is determined by the DC resistance of the cable to be equalized. If the cable loss is above a predetermined value, a pre-equalizer circuit is switched into the transmit path of the communication system and provides a gain, zero and pole at predetermined frequencies which pre-compensates for the extra loss incurred in transmission over length greater than can be equalized by the post-equalizer. Additionally, a bi-quad ACE circuit is described which provides a hyperbolic relationship between the zero frequency location and circuit gain utilizing a cascode amplifier and emitter follower circuit with a feedback loop through a voltage variable resistor.
申请公布号 US4745622(A) 申请公布日期 1988.05.17
申请号 US19860891462 申请日期 1986.07.29
申请人 INTEGRATED NETWORK CORPORATION 发明人 GUPTA, DEV V.
分类号 H04B3/06;H04B3/14;(IPC1-7):H04B1/58;H03F3/04 主分类号 H04B3/06
代理机构 代理人
主权项
地址