发明名称 WINDOW BORDERLINE GENERATING CIRCUIT FOR CRT DISPLAY
摘要 <p>WINDOW BORDERLINE GENERATING CIRCUIT FOR CRT DISPLAY The disclosure teaches a circuit, for generating window borderlines for a CRT display, that is capable of generating such borderlines with a simple hardware configuration. A window region defining signal is generated which takes a first state for a period corresponding to a desired window region, and a second state for a period not corresponding to the window region during scanning period of the screen of CRT display. Then the signal is delayed and the delayed signal, and said window region defining signal, are exclusive-ORed to provide a timing signal for generating borderlines of the window.</p>
申请公布号 CA1236601(A) 申请公布日期 1988.05.10
申请号 CA19850478046 申请日期 1985.04.01
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GOHDA, YUJI;WATANABE, SHINPEI
分类号 G09G5/36;G06F3/153;G09G1/14;G09G5/08;(IPC1-7):G09G1/00 主分类号 G09G5/36
代理机构 代理人
主权项
地址