发明名称 METHOD AND CIRCUIT ARRANGEMENT FOR ADDING FLOATING POINT NUMBERS
摘要 For successively adding a series of floating point numbers, a floating point adder stage (FIG. 2) is used which, in addition to the sum of two floating point operands, emits the remainder, truncated from the smaller operand, as a floating point number. For obtaining an exact sum of the operands, these remainders are summed in the form of intermediate sums. A circuit arrangement for parallel operation comprises series-connected floating point adder stages (FIG. 6), the intermediate sum occurring at the output of each stage and the intermediate remainder being buffered. Remainders are in each case passed on to the next stage, their value decreasing until they are zero. A serially operating arrangement (FIG. 8) comprises a single adder stage (30) and a register stack (34) for buffering the intermediate sums and the final result. A remainder occurring is stored in a remainder register (32) at the output of the adder stage and added to the intermediate sums until the remainder is zero. Subsequently, a fresh operand is applied to the input of the adder stage.
申请公布号 AU8053587(A) 申请公布日期 1988.05.05
申请号 AU19870080535 申请日期 1987.10.30
申请人 INTERNATIONAL BUSINESS MACHINES CORP., 发明人 NAME NOT GIVEN
分类号 G06F7/485;G06F7/493;G06F7/50;G06F7/508 主分类号 G06F7/485
代理机构 代理人
主权项
地址