发明名称 NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE
摘要 PURPOSE:To decrease ununiformity in cell current caused during simultaneous reading of 8 bits without decreasing the degree of integration and to improve the reliability of a storage device, by providing eight memory transistors as one unit such that a source region to which the eight memory transistors are connected commonly is contacted with a metallic interconnection at a position deviated from the end of the common source region. CONSTITUTION:A byte selecting gate of a byte selecting transistor for selecting each byte is formed by extending a selecting gate 15 of the selecting transistor. A source region 19 of the byte selecting transistor is connected to a control gate 14 of a memory transistor by means of metallic interconnection. For reading data from a desired byte, 1 V for example is applied to an 8 bit drain, 5 V to the selecting gate 15 and an arm potential to the control gate 14, so as to detect whether each memory transistor is ON or OFF. Since the contact section between the source region and the metallic interconnection is located at the center of the 8 bits, increase in voltage at the source can be halved in comparison with prior arts. Accordingly, ununiformity of cell current in each byte also can be reduced to half.
申请公布号 JPS6386470(A) 申请公布日期 1988.04.16
申请号 JP19860229736 申请日期 1986.09.30
申请人 TOSHIBA CORP 发明人 KIRISAWA RYOHEI
分类号 H01L21/8247;H01L21/8246;H01L27/10;H01L27/105;H01L27/112;H01L29/788;H01L29/792 主分类号 H01L21/8247
代理机构 代理人
主权项
地址