发明名称 Plugged poly silicon resistor load for static random access memory cells
摘要 An improved process for fabricating a static RAM cell having a polysilicon load resistance is provided. Following formation of source, gate and drain regions, a planarized dielectric structure is formed over the junction regions, and via openings which expose portions of the source and drain regions are created. The via openings are filled with polysilicon interconnects, appropriately doped for low resistance contacts. Where the contact includes a resistor load, the polysilicon is not doped. Thus, the prior art approach of providing doped and undoped regions along the same polysilicon interconnect is not employed. Rather, the doped and undoped regions are physically separated. Consequently, the minimum length of the poly load is limited only by the ability to form via openings of small dimensions.
申请公布号 US4727045(A) 申请公布日期 1988.02.23
申请号 US19860891820 申请日期 1986.07.30
申请人 ADVANCED MICRO DEVICES, INC. 发明人 CHEUNG, ROBIN W.;CHAN, HUGO W. K.
分类号 H01L21/02;H01L21/285;H01L21/8244;H01L27/11;(IPC1-7):H01L21/82;H01L21/90 主分类号 H01L21/02
代理机构 代理人
主权项
地址