发明名称 Hybrid floating point/logarithmic number system arithmetic processor
摘要 A hybrid arithmetic processor which combines attributes of conventional floating point (F.P) arithmetic with logarithmic number system (LNS) arithmetic. The arithmetic processor includes an input section (forward code converter) for converting input operands in F.P. format to intermediate operands in LNS format, an LNS arithmetic section for performing an arithmetic operation on the LNS intermediate operands and providing an intermediate output in LNS format, and an output section (inverse code converter) for converting the LNS intermediate output to an output in F.P. format. Significantly, output is provided in normalized floating point format but without the need for a time-consuming exponent alignment operation. Arithmetic operations, including addition and multiplication, are accomplished at a high speed, which speed moreover is constant and independent of the data. An efficient accumulator structure and the structure of an ultra-fast numeric processor are disclosed.
申请公布号 US4720809(A) 申请公布日期 1988.01.19
申请号 US19840652628 申请日期 1984.09.21
申请人 UNIVERSITY OF FLORIDA 发明人 TAYLOR, FRED J.
分类号 G06F7/52;G06F7/523;G06F7/556;G06F7/57;(IPC1-7):G06F7/38;G06F5/00 主分类号 G06F7/52
代理机构 代理人
主权项
地址