发明名称 DEFLECTING CIRCUIT
摘要 A vertical deflection amplifier (20) of a video display apparatus includes first (Q1) and second (Q2) transistor amplifier output stages arranged in a totem-pole, push-pull configuration. A vertical deflection winding (Lv) is coupled to the output stages at a deflection amplifier output terminal (22). An S-capacitor (C1) is coupled to the deflection winding (Lv) at a second terminal (21) remote from the output terminal (22). A source (23) of deflection rate signals is coupled to the deflection amplifier (20) for generating a deflection current (iv) in the deflection winding (Lv). A base current generating circuit (40) is coupled to one (Q1) of the transistor amplifier output stages for providing base current (i1) thereto. The S-capacitor voltage (V1) is applied to the base current generating circuit (40) for enabling conduction of base current (i1) in the one amplifier output stage (Q1). When the video display apparatus is first turned on, the initially discharged S-capacitor (C1) is slowly charged from a DC voltage supply (+30V) to delay generation of vertical deflection past completion of picture tube degaussing.
申请公布号 JPS62250771(A) 申请公布日期 1987.10.31
申请号 JP19870094243 申请日期 1987.04.15
申请人 RCA CORP 发明人 HIYUU FUERAA SAZARANDO ZA SEKANDO
分类号 H04N3/16;H03K4/69;H04N3/233;H04N9/29 主分类号 H04N3/16
代理机构 代理人
主权项
地址