发明名称 High speed memory access circuit of CRT display unit
摘要 A high speed memory access circuit of a CRT display unit generates address signals from a memory cycle controller (20) based on an external write signal provided from the exterior and supplies the address signals to a frame memory (8) structured by dynamic random access memories (81 to 86). The frame memory (8) reads out, based on the address signals, first and second data in parallel, each data being divided into odd number region data and even number regon data. The odd number region data and even number region data of the first data are provided in series through shift registers (313, 323), respectively and the odd number region data and even number region data of the second data are provided in series through shift registers (314, 324), respectively. Thus, the first and second data read out from the frame memory (8) are provided in series respectively in a form divided into odd number data and even number data and accordingly, it is made possible to employ shift registers of relatively low speed even in the case of a high resolution pattern displayed by using a non-interlace CRT display unit of 60 Hz.
申请公布号 US4695967(A) 申请公布日期 1987.09.22
申请号 US19850708583 申请日期 1985.03.05
申请人 DAIKIN INDUSTRIES, LTD. 发明人 KODAMA, MASAHIRO;SAKAE, TATSUYA;URANO, YOSHIO
分类号 G09G5/02;G09G5/39;G09G5/393;G11C7/10;(IPC1-7):G06F15/62;G09G1/14 主分类号 G09G5/02
代理机构 代理人
主权项
地址