发明名称 Process for forming a self-aligned low resistance path in semiconductor devices
摘要 A method of forming a low resistance path, e.g., to serve as a guard ring, in a silicon semiconductor device is disclosed. An opening is defined in an upper protective layer and an underlying lower protective layer. Normally these layers are silicon nitride and silicon dioxide, respectively. The lower protective layer is isotropically wet etched so that the upper protective layer overhangs the lower protective layer and protects a part of the silicon wafer surface. A first impurity is implanted in the exposed silicon wafer surface except in the annular area protected by the upper protective layer overhang. A silicon dioxide layer is grown on the entire exposed surface of the silicon wafer which is inherently thicker over the area where the impurity has been implanted and inherently thinner over the annular area where the impurity has not been implanted. The upper protective layer is then preferably removed. A second impurity is implanted through the annular thinner silicon dioxide layer, which optionally may be etched away, to create, e.g., a guard ring in the silicon wafer around the perimeter of the thicker silicon dioxide layer which has protected the silicon wafer from the implant.
申请公布号 US4669178(A) 申请公布日期 1987.06.02
申请号 US19860866411 申请日期 1986.05.23
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 JOHNSON, ERIC D.
分类号 H01L31/107;H01L21/033;H01L21/266;H01L21/316;H01L21/331;H01L21/761;H01L29/06;H01L29/73;H01L31/10;(IPC1-7):H01L21/425 主分类号 H01L31/107
代理机构 代理人
主权项
地址