发明名称 SYNCHRONIZING SYSTEM FOR A MULTIPLEXED LOOP COMMUNICATION NETWORK
摘要 The contents of input time-division channels on a closed-loop link (10LO, 10HI) are stored in a memory (173) at the address supplied by an input address counter (IAC) controlled by an incoming timing signal (2MCR). The memory is read out under control of an output address counter (OAC) controlled by an outgoing timing signal (2MCT). Each time interval is divided into one read period and two write periods. Means (186) are provided to select one of the two write periods dependent on the phase relationship between the incoming and outgoing timing signals. The units connected in series by means of the closed-loop link receive a timing signal circulating on a timing loop (15) that is closed by a master timing device (13). Slave timing devices (18) inserted in the timing loop regenerate the timing signals circulating thereon and check same.
申请公布号 DE3275692(D1) 申请公布日期 1987.04.16
申请号 DE19823275692 申请日期 1982.12.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION;COMPAGNIE IBM FRANCE 发明人 AMBOISE, MODESTE;DEMANGE, MICHEL;LEBIZAY, GERARD;MUNIER, JEAN-MARIE;PEYRONNENC, MICHEL HENRI PAUL
分类号 H04L5/22;H04J3/06;H04L12/42;H04Q11/04;(IPC1-7):H04L11/16;H04L7/00 主分类号 H04L5/22
代理机构 代理人
主权项
地址