发明名称 Self-aligned recessed gate process
摘要 An integrated circuit gate process and structure are disclosed which provide a self-aligned, recessed gate enhancement-mode GaAsFET. The process includes making self-aligned implants prior to gate metallization, with an intermediate step of applying patches of plasma- and chemical-etch resistant dielectric, such as zirconium oxide (ZrO), over the self-aligned implants to fixedly define gate length. The self-aligned gate process includes stair-stepping three successive implants, in respect to both depth and concentration, to provide a dopant concentration gradient inclined depthwise away from each side of the gate. The self-aligned, recessed gate GaAsFET exhibits improved source-gate resistance without degradation of gate-drain capacitance, increased gain and drain-source current, and reduced knee-voltage. Gate length is minimized to the limits of photolithography without degrading input resistance.
申请公布号 US4656076(A) 申请公布日期 1987.04.07
申请号 US19850727484 申请日期 1985.04.26
申请人 TRIQUINT SEMICONDUCTORS, INC. 发明人 VETANEN, WILLIAM A.;GLEASON, KIMBERLY R.;BEERS, IRENE G.
分类号 H01L29/812;H01L21/338;H01L29/08;H01L29/423;(IPC1-7):B32B3/10;G03C5/00;H01L21/00 主分类号 H01L29/812
代理机构 代理人
主权项
地址
您可能感兴趣的专利