发明名称 DATA COMPRESSION CIRCUIT
摘要 In this circuit, the subcircuits substantially contributing to the computation time of the time-critical loop are only a subtracter, a quantizer and a delay element. The digital video signals whose number of bits is to be reduced can thus have clock rates of 17 to 20 MHz if the circuit is implemented using CMOS or N-channel MOS technology.
申请公布号 JPS61232725(A) 申请公布日期 1986.10.17
申请号 JP19860075674 申请日期 1986.04.03
申请人 DEUTSCHE I T T IND GMBH 发明人 ZENKE MEERUGARUTO
分类号 H03M7/30 主分类号 H03M7/30
代理机构 代理人
主权项
地址