发明名称 Burst-to-line-locked clock digital video signal sample rate conversion apparatus
摘要 A digital video signal processing system is described wherein analog video signal is sampled by a sampling clock phase locked to burst and the digital video samples are processed with a clock phase locked to horizontal sync. The respective sampling phases of the sampling clock are encoded and concatenated with the digital video samples for purposes of synchronously demodulating the color difference signals of composite video. Burst clock to line locked clock sample conversion is accomplished in a FIFO memory.
申请公布号 US4612568(A) 申请公布日期 1986.09.16
申请号 US19840668478 申请日期 1984.11.05
申请人 RCA CORPORATION 发明人 DEN HOLLANDER, WILLEM;HARTMEIER, WERNER N.
分类号 H04N9/44;H04N9/64;H04N9/66;H04N9/78;H04N9/896;H04N11/04;(IPC1-7):H04N9/44 主分类号 H04N9/44
代理机构 代理人
主权项
地址