发明名称 FAULT TESTING A CLOCK DISTRIBUTION NETWORK
摘要 <p>Fault Testing A Clock Distribution Network A method and apparatus for fault testing a clock distribution network which provides a plurality of clock signal lines to the logic networks which comprise a data processor. The fault testing apparatus includes a decoder for selecting one of the clock signal lines to be tested, and a test latch which is clocked by the selected clock signal line. The selected clock signal line is tested by setting the test latch to a first logic value (e.g., binary ZERO) and maintaining a second logic value (e.g., binary ONE) at the test latch input. If the second logic value is stored in the test latch when the clock distribution network is inhibited, then a stuck-on fault is indicated for the selected clock signal line. If the second logic value fails to be stored in the test latch when the clock distribution network is enabled, then a stuck-off fault is indicated for the selected clock signal line. Each clock signal line in the clock distribution network may be tested in this manner.</p>
申请公布号 CA1208699(A) 申请公布日期 1986.07.29
申请号 CA19840462899 申请日期 1984.09.11
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人
分类号 G01R31/28;G01R31/30;G06F11/273;G06F1/04;G06F11/22 主分类号 G01R31/28
代理机构 代理人
主权项
地址